İanələr 15 sentyabr 2024 – 1 oktyabr 2024 Vəsaitlərin toplanılması haqqında

Power-constrained Testing of VLSI Circuits

Power-constrained Testing of VLSI Circuits

Nicola Nicolici, Bashir M. Al-Hashimi (auth.)
Bu kitabı nə dərəcədə bəyəndiniz?
Yüklənmiş faylın keyfiyyəti necədir?
Kitabın keyfiyyətini qiymətləndirə bilmək üçün onu yükləyin
Yüklənmiş faylların keyfiyyəti necədir?

Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density.

Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented.

Kateqoriyalar:
İl:
2004
Nəşr:
1
Nəşriyyat:
Springer US
Dil:
english
Səhifələr:
178
ISBN 10:
140207235X
ISBN 13:
9781402072352
Seriyalar:
Frontiers in Electronic Testing 22B
Fayl:
PDF, 14.21 MB
IPFS:
CID , CID Blake2b
english, 2004
Onlayn oxumaq
formatına konvertasiya yerinə yetirilir
formatına konvertasiya baş tutmadı

Açar ifadələr